#### **Operational Amplifier (OPAMP)**

### **Operational Amplifiers**

- Analog ICs include
  - Operational amplifier
  - Filters
  - Analog-to-digital converter (ADC)
  - Digital-to-analog converter (DAC)
  - Analog modulator
  - Phase-locked loop
  - Power management
  - Others
- Basic building blocks of analog ICs
  - Single-stage amplifier
  - Differential pairs
  - Current mirrors
  - MOS switches
  - Others

- OPAMP design
  - ◆ CMOS OPAMPs are adequate for VLSI implementation.
    - Main stream
    - Two-stage and folded-cascode OPAMPs will be introduced
  - ◆ Bipolar OPAMPs
    - > Can achieve better performance than CMOS OPAMPs.
    - Less popular
    - > 741 OPAMP will be introduced.
  - **♦** BiCMOS OPAMPs
    - Combine the advantages of bipolar and CMOS devices.
    - Less popular
    - > First published by H. C. Lin in 1960's.
- Two-stage → I guess, it's for 70% applications
- Folded-cascode → I guess, it's for 20% applications.

Operational amplifier with negative feedback



ifier with negative feedback 
$$V_i^-(s) = \beta V_o(s)$$
 for 
$$\begin{cases} A_f & \text{is closed-loop gain} \\ A_f & \text{is open-loop gain} \\ \beta A_f & \text{is loop gain} \\ A_f & \text{is loop gai$$

- Open-loop: Always stable (no internal feedback)
- Closed-loop: Stability depends on βA(s)
- For stable system, the real part of all poles must be negative.
  - Gain margin =  $20\log |\beta A(j\omega_{180})|$
  - ♦ Unity-gain frequency ω<sub>t</sub>
  - ♦ Phase Margin =  $\angle \beta$ A(j $\omega$ <sub>t</sub>) + 180°
    - > At least 45° ~ 60° (or larger) margin is preferred
    - > This will also give a desirable (i.e., small or no ringing) step response for the closed-loop amplifier

- Ideal voltage op-amp
  - Voltage-controlled voltage source
  - ◆ Infinite voltage gain
  - ◆ Infinite input impedance
  - ◆ Zero output impedance
  - No noise
  - Infinite bandwidth
  - ♦ No offset voltage
  - ◆ Infinite CMRR



- Differences between the ideal op-amp and real op-amp
  - ◆ Finite gain (practical op-amps, A≈10<sup>2</sup>~10<sup>4</sup>, i.e., 40~80dB)
  - ◆ Finite linear range(V<sub>DD</sub>>V<sub>o</sub>>GND)

#### ◆ Offset voltage:

- > Ideal op-amps V<sub>a</sub>=V<sub>b</sub> ⇒ V<sub>o</sub>=0
- For real op-amps, this isn't exactly true and V<sub>o</sub>≠0 is always occurred.
- ▶ Input offset voltage V is defined as the differential input voltage needed to restore V<sub>o</sub>=0.
- ➤ For MOS op-amps, V<sub>offset</sub> is about 5-15 mV.
  For BJT op-amps, V<sub>offset</sub> is about 1-2 mV.
- ◆ Common Mode Rejection Ratio(CMRR)
  - > The CMRR measure how much the op-amp can suppress common-mode signal at its input.
  - > Typically CMRR=60~80dB common-mode input voltage:  $V_{in,c}=(V_a+V_b)/2$

Differential-mode input voltage:  $V_{in,d} = V_a - V_b$ 

Differential gain:  $A_d = \frac{V_o}{V_{in,d}}$ 

Common-mode gain:  $A_c = \frac{V_o}{V}$ 

CMRR =  $(A_d/A_c)$  or  $20log_{10}(A_d/A_c)$  in dB







- Frequency response
  - Limited bandwidth (10GHz unity-gain bandwidth is typical)
  - > Reasons of gain decreasing at high frequency
    - Stray capacitances
    - Finite carrier mobilities

- ◆ Slew Rate (typically, for MOS op-amps, 1~50V/µs)
  - > The maximum rate of output change dV<sub>o</sub>/dt
  - > For a large input voltage, some transistors may be driven out of their saturation regions or completely cut off. As a result, the output will follow the input at a slower finite rate.
- ◆ Nonzero Output Resistance
  - >  $0.1~5k\Omega \rightarrow typical value$
  - Large R will limit frequency response(i.e., speed) when a capacitor is connected to its output.
- Noise
  - ➤ Noisy transistors in op-amps give rise to a noise voltage V<sub>on</sub> at the output of op-amp.
  - > Equivalent input noise voltage=V<sub>on</sub>/A=V<sub>n</sub>



- Dynamic Range(DR) =  $20 \log_{10}(\frac{V_{\text{in,max}}}{V_{\text{in,min}}})$ 
  - > Open loop~30-40dB

$$V_{\text{in,min}} \approx \sqrt{V_n^2} \sim 30 \mu V$$
 $V_{\text{in,max}} \approx \frac{V_{\text{dd}}}{A}$ 

- > Close loop~100dB has larger DR than open loop.
- Can be increased by using correlated double sampling (CDS)
- PSRR (Power supply rejection ratio)

> PSRR+= 
$$20\log_{10}(\frac{A_d}{A^+})$$
  
> PSRR-=  $20\log_{10}(\frac{A_d}{A^-})$ 

> PSRR = 
$$20\log_{10}(\frac{A_d}{A})$$





### **CMOS Amplifier with Resistive Load**



- For high gain
  - ♦ High I<sub>D</sub>R<sub>o</sub>
    - > High I<sub>D</sub>R<sub>o</sub> means large voltage drop on R<sub>o</sub>
    - Large power supply
  - ♦ High R<sub>o</sub> reduces speed
  - Use active loads to overcome the above problems

#### Resistance of Active Load

Small signal model of NMOS





$$r_{o} = \frac{\Delta v}{\Delta i} = r_{ds}$$

Small signal model of diode-connected NMOS







$$\Delta v \leftarrow r_{o}$$

$$\leftarrow \Delta i$$

$$V_{gs} \leq r_{ds}$$

$$\Delta i = g_{m} \Delta v + \frac{\Delta v}{r_{ds}}$$

$$r_o = \frac{\Delta v}{\Delta i} = r_{ds} || \frac{1}{g_m}$$

◆ Same analysis method



$$r_o = \frac{\Delta v}{\Delta i} = r_{ds} || \frac{1}{g_m}$$

#### Variation of Quiescent Point

The effect of process variations on quiescent point V<sub>OUT</sub>

Design: 
$$\left(\frac{W}{L}\right)_1 = \left(\frac{W}{L}\right)_2 = \left(\frac{W}{L}\right)_3 = \left(\frac{W}{L}\right)_4 = \left(\frac{W}{L}\right)_5 = 1$$
  
if  $\left(\frac{W}{L}\right)_1 = \left(\frac{W}{L}\right)_2 = \left(\frac{W}{L}\right)_3 = \left(\frac{W}{L}\right)_4 = 1$ ,  $\left(\frac{W}{L}\right)_5 = 1 \pm 10\%$ 

Due to process variations

 $\rightarrow$  V<sub>OUT</sub> is determined by the actual values of M<sub>1</sub> ~ M<sub>5</sub>



### Single-Ended Amplifier with Active Load

- N-input common-source amplifier
- P-input common-source amplifier



$$v_{IN} = V_{IN} + C \sin \omega t$$

$$v_{OUT} = V_{OUT} + AC \sin \omega t$$

where 
$$A = \frac{v_{out}}{v_{in}} = -g_{mn}(r_{dsp} \parallel r_{dsn})$$

$$v_{IN} = V_{IN} + C \sin \omega t$$

$$v_{OUT} = V_{OUT} + AC \sin \omega t$$

where 
$$A = \frac{v_{out}}{v_{in}} = -g_{mp}(r_{dsp} \parallel r_{dsn})$$

→ Quiescent point V<sub>OUT</sub> is hard to be determined with active load

#### Single-Ended Amplifier with Diode-Connected Load

- Input and load transistor type
  - Different type



$$\begin{aligned} v_{IN} &= V_{IN} + C \sin \omega t \\ v_{OUT} &= V_{OUT} + AC \sin \omega t \end{aligned}$$

$$A = \frac{v_{out}}{v_{in}} = -g_{mn} \left( r_{dsp} \parallel r_{dsn} \parallel \frac{1}{g_{mp}} \right) \qquad A = \frac{v_{out}}{v_{in}} = -g_{mn1} \left( r_{dsn1} \parallel r_{dsn2} \parallel \frac{1}{g_{mn2}} \right)$$

$$= -\frac{g_{mn}}{g_{mp}} \text{ (gain with small } \sqrt{\frac{\mu_n}{\mu_p}} \text{ variation)} \qquad = -\frac{g_{mn1}}{g_{mn2}} \approx \sqrt{\frac{(W/L)_{MN1}}{(W/L)_{MN2}}} \text{ (accurate gain)}$$

#### Same type



$$v_{IN} = V_{IN} + C \sin \omega t$$
  
 $v_{OUT} = V_{OUT} + AC \sin \omega t$ 

$$A = \frac{v_{out}}{v_{in}} = -g_{mn} \left( r_{dsp} \parallel r_{dsn} \parallel \frac{1}{g_{mp}} \right) \qquad A = \frac{v_{out}}{v_{in}} = -g_{mn1} \left( r_{dsn1} \parallel r_{dsn2} \parallel \frac{1}{g_{mn2}} \right)$$

$$= -\frac{g_{mn}}{g_{mn}} \text{ (gain with small } \sqrt{\frac{\mu_n}{\mu_n}} \text{ variation)} \qquad = -\frac{g_{mn1}}{g_{mn2}} \approx \sqrt{\frac{(W/L)_{MN1}}{(W/L)_{MN2}}} \text{ (accurate gain)}$$

### Differential Amplifier with Active Load

With external bias



- Why not ?
  - $\rightarrow$  Quiescent point of  $V_0^+$  &  $V_0^-$  can't be determined due to process variations

# **CMOS Amplifier with Active Load (Cont.)**

- Self-biased active load: quiescent V<sub>o</sub> less sensitive to M<sub>1</sub> ~ M<sub>4</sub> variations
- Performs differential gain and differential to single-ended  $g_{m,M1}, g_{m,M2}, g_{m,M3}, g_{m,M4} \gg \frac{1}{r_{ds_4}}$ ;  $r_{out} \approx r_{ds2} \parallel r_{ds4}$
- Differential gain  $A_{dm}$  ( $v_{i1} = -v_{i2} = \frac{1}{2}v_{in}$ )

 $A_{dm} \approx g_{m1}(r_{ds2} \parallel r_{ds4})$  at node  $B = A_{dmB}$ 

Node A:  $A_{dmA} \approx -\frac{1}{2}g_{m1} \cdot \frac{1}{g_{m3}}$ 

Node B: 
$$A_{dmB} \approx (-A_{dmA} \cdot g_{m4} - (-\frac{1}{2}g_{m2})) \cdot (r_{ds2} \parallel r_{ds4})$$

• Common-mode gain  $A_{cm}$  ( $v_{i1} = v_{i2} = v_1$ )

$$v_{A} = \frac{1}{2} \frac{v_{1}}{r_{ds0}} \left( \frac{1}{g_{m3}} \parallel r_{ds1} \parallel r_{ds3} \right)$$

$$A_{cm} \approx \frac{1}{2} \frac{1}{r_{ds0}} \left( \frac{1}{g_{m3}} \parallel r_{ds1} \parallel r_{ds3} \right) \approx \frac{1}{2g_{m3}r_{ds0}}$$

CMRR(Common-Mode Rejection Ratio)

CMRR = 
$$\frac{A_{dm}}{A_{cm}} \approx 2g_{m1}(r_{ds2} \parallel r_{ds4})g_{m3}r_{ds0}$$

♦ Model of A<sub>dm</sub>/A<sub>cm</sub>



#### Miller Effect

Resistor

$$V \stackrel{\triangleright}{=} R \qquad I = \frac{V}{R}$$

Miller effect on resistor



$$I = \frac{\Delta V}{R} = \frac{(1+A)V}{R}$$
$$R_{eff} = \frac{R}{1+A}$$

Capacitor



Miller effect on capacitor



$$Q = C \cdot \Delta V = C \cdot (1 + A)V$$

$$C_{\text{eff}} = (1 + A)C$$

#### Pole and Zero

LHP pole

$$H(s) = \frac{1}{1 + s/\omega_{p1}}$$







LHP zero

$$H(s) = 1 + s/\omega_{z1}$$







RHP zero

$$H(s) = 1 - s/\omega_{z2}$$







LHP: Left-hand plane, RHP: Right-hand plane

#### **Uncompensated CMOS OPAMP**

Basic building blocks of an operational amplifier



$$A_{V1} = -g_{m1}R_{o1} = -g_{m1}(r_{ds4} // r_{ds2})$$
  
$$A_{V2} = -g_{m6}R_{o2} = -g_{m6}(r_{ds6} // r_{ds7})$$

 $R_{o1}$ :Low freq. output impedance of A  $R_{o2}$ :Low freq. output impedance of B

 $C_A(C_B)$ : Capacitive loading at A(B)



## Uncompensated CMOS OPAMP (Cont.)

Block diagram showing the origin of the dominant poles



$$A_{V}(s) = \frac{V_{out}(s)}{V_{in}^{+}(s) - V_{in}^{-}(s)} = A_{v}(0) \frac{\frac{1}{sC_{A}}}{R_{o1} + \frac{1}{sC_{A}}} \frac{\frac{1}{sC_{B}}}{R_{o2} + \frac{1}{sC_{B}}} = A_{v}(0) \frac{1}{(1 + \frac{s}{S_{A}})(1 + \frac{s}{S_{B}})}$$

•  $\omega_A$  and  $\omega_B$  are dominant poles since  $R_{o1}$  and  $R_{o2}$  are normally large.

$$\omega_A = \frac{-1}{R_{o1}C_A} \qquad \qquad \omega_B = \frac{-1}{R_{o2}C_B}$$

The effects of other poles are usually negligible.

# Uncompensated CMOS OPAMP (Cont.)



P<sub>1</sub> & P<sub>2</sub> are dominant poles since R<sub>01</sub> and R<sub>02</sub> are normally large.
 The effects of other poles are usually negligible.

# Uncompensated CMOS OPAMP (Cont.)

- For low frequency
  - $\bullet$  A(j $\omega$ ) = A(0)  $\approx$  A<sub>0</sub>
- For high frequency
  - $A(j\omega) \approx -\frac{g_{m1}g_{m6}}{\omega^2 C_1 C_L}$
  - ◆ The amplifier inverts the input voltage.
  - If feedback is used, then positive feedback occurs.
- Two dominant poles
  - Phase margin is not large enough
  - ◆ Pole-splitting technique to solve this problem

### Pole-Splitting of Two-Stage CMOS OPAMP





$$C_{1} = C_{gd2} + C_{db2} + C_{gd4} + C_{db4} + C_{gs6}$$

$$C_{L} = C_{db6} + C_{db7} + C_{gd7} + C_{load}$$

$$C_{C} \text{ includes } C_{gd6}$$

$$A(s) = \frac{A_0(1-s/\omega_Z)}{(1+s/\omega_{P1})(1+s/\omega_{P2})}$$

$$A_0 = g_{m1}R_{01}g_{m6}R_{02}$$

$$g_{m1} = \sqrt{2\mu_p C_{OX}(W/L)_{M_1} I_1}$$

$$g_{m6} = \sqrt{2\mu_n C_{OX}(W/L)_{M_6} I_6}$$

$$R_{01} = r_{ds2} // r_{ds4}$$

$$R_{02} = r_{ds6} / / r_{ds7}$$

$$\omega_{Z} \approx \frac{g_{m6}}{C_{C}} \qquad \text{If } g_{m6}R_{02} >> 1$$

$$\omega_{P1} = \frac{-1}{(1+g_{m6}R_{02})C_{C}R_{01}} \approx \frac{-g_{m1}}{A_{0}C_{C}}$$

$$\omega_{P2} = \frac{\frac{-g_{m6}C_{C}}{C_{L}C_{1} + C_{L}C_{C} + C_{C}C_{1}}}{\frac{-g_{m6}}{C_{L}C_{1}}} \approx \frac{-g_{m6}}{C_{L}}$$



Right plane zero causes slower gain drop but quick phase drop

# Pole-Splitting of Two-Stage CMOS OPAMP (Cont.)

- Unity-gain frequency  $\rightarrow$   $f_t$  (or  $f_u$ ) =  $|A_0| \frac{\omega_{P1}}{2\pi} = \frac{1}{2\pi} \frac{g_{m1}}{C_C}$
- To achieve an uniform -20dB/dec gain rolloff down to 0dB, the following two conditions must be satisfied

At unity-gain frequency f<sub>t</sub> (or f<sub>u</sub>)

 $\Phi_{\text{total}} = \tan^{-1}\left(\frac{f_t}{f_{p1}}\right) + \tan^{-1}\left(\frac{f_t}{f_{p2}}\right) + \tan^{-1}\left(\frac{f_t}{f_z}\right)$ where  $\tan^{-1}\left(\frac{f_t}{f_{p1}}\right) \cong 90^{\circ}$ Phase margin =  $180^{\circ} - \Phi_{\text{total}}$ =  $90^{\circ} - \tan^{-1}\left(\frac{f_t}{f_{p2}}\right) - \tan^{-1}\left(\frac{f_t}{f_z}\right)$ 



### Right Plane Zero

- Cause slower gain drop but quick phase drop
  - Usually moved away if phase margin is not large enough





### Right-Plane Zero (Cont.)

 The zero is due to the existence of two path through which the signal can propagate from node A to node B



- 1. through C<sub>C</sub>
- 2. through the controlled source  $g_{m6}V_A$
- To eliminate zero ω<sub>z</sub>
  - 1. Method-1



2. Method-2



## Elimination of Right-Plane Zero

■ Method-1: Use unity-gain buffer → Zero moves to infinity



$$A(s) = \frac{A_0}{(1 + \frac{s}{\omega_{P1}})(1 + \frac{s}{\omega_{P2}})} \quad \text{where} \ \ \omega_{P1} \approx -\frac{g_{m1}}{A_0 C_C}, \ \ \omega_{P2} \approx \frac{-g_{m6}}{C_L}$$

### Elimination of Right-Plane Zero (Cont.)

- Method-2: Using R instead of buffer
  - ♦ Elimination of zero → Let  $R_Z = \frac{1}{g_{m6}}$
  - ♦ Pole-zero cancellation → Let  $ω_Z = ω_{P2}$

$$\begin{split} \omega_{P1} &\approx -\frac{g_{m1}}{A_0 C_C} \\ \omega_{P2} &\approx -\frac{g_{m6}}{C_L} \\ \omega_{P3} &\approx -\frac{1}{R_Z} \left( \frac{1}{C_C} + \frac{1}{C_1} + \frac{1}{C_L} \right) \\ \omega_{Z} &= -\frac{1}{[R_Z - (\frac{1}{g_{m6}})]C_C} \end{split}$$



Zero moves toward the left plane as R<sub>7</sub> increases

# Pole Separation vs. Phase Margin and Speed

$$\bullet \quad \omega_{t} = \frac{1}{n}\omega_{2} = \beta A_{0}\omega_{1}$$

- Step response (with fixed  $\omega_2$ )
  - - ➤ Phase margin = 63°
    - > Fast
  - - > Phase margin = 71°
  - - > Phase margin = 76°
    - > Critically damped







#### Pole-Zero Doublet

First stage of a two-stage opamp



### Pole-Zero Doublet (Cont.)

Equivalent circuit of two-stage opamp (example: buffer in feedback)



$$\Rightarrow \frac{\mathbf{v}_{\text{out2}}}{\mathbf{v}_{\text{in}}} = \frac{\mathbf{i}_{\text{out1}}}{\mathbf{v}_{\text{in}}} \cdot \frac{\mathbf{v}_{\text{out2}}}{\mathbf{i}_{\text{out1}}} = \frac{\mathbf{g}_{\text{ml}} \mathbf{R}_{\text{ol}} \mathbf{g}_{\text{m5}} \mathbf{R}_{\text{o2}}}{\left(1 + \frac{\mathbf{s}}{\omega_{\text{P2}}}\right)} \cdot \left(\frac{1 + \frac{\mathbf{s}}{2\omega_{\text{p}}}}{1 + \frac{\mathbf{s}}{\omega_{\text{p}}}}\right) = \mathbf{A}_{0} \frac{\left(1 + \frac{\mathbf{s}}{2\omega_{\text{p}}}\right)}{\left(1 + \frac{\mathbf{s}}{\omega_{\text{P1}}}\right)\left(1 + \frac{\mathbf{s}}{\omega_{\text{p2}}}\right)} \cdot \left(\frac{1 + \frac{\mathbf{s}}{2\omega_{\text{p}}}}{1 + \frac{\mathbf{s}}{2\omega_{\text{p}}}}\right) = \mathbf{A}_{0} \frac{\left(1 + \frac{\mathbf{s}}{2\omega_{\text{p}}}\right)}{\left(1 + \frac{\mathbf{s}}{2\omega_{\text{p}}}\right)\left(1 + \frac{\mathbf{s}}{2\omega_{\text{p}}}\right)} \cdot \left(\frac{1 + \frac{\mathbf{s}}{2\omega_{\text{p}}}}{1 + \frac{\mathbf{s}}{2\omega_{\text{p}}}}\right)$$

- The parasitic capacitance  $C_x$  creates a pole at  $\omega_p$  and a zero at  $2\omega_p$ .
- It may affect OPAMP stability if  $\omega_{D}$  close to unity gain frequency.

## Introduction of Slew Rate (SR)

Definition: Maximum change rate of voltage



- SR depends on system driving currents and capacitive loads
- SR should be considered at all nodes in a circuit, for example:

$$SR = \frac{dv_o}{dt}\Big|_{max} = \frac{I_i}{C_i}\Big|_{min}$$
  $i = 1, 2, 3....$ 



## SR Effect on Sinusoidal Response

Voltage change rate without SR limitation

$$v_i = v_o = \hat{V}_i \sin \omega t \implies \frac{dv_o}{dt} = \omega \hat{V}_i \cos \omega t \implies \frac{dv_o}{dt} \Big|_{max} = \omega \hat{V}_i \cos 0 = \omega \hat{V}_i$$



Full-power bandwidth (f<sub>M</sub>)

$$SR = \omega_{_{M}} V_{_{o\_max}} \Rightarrow f_{_{M}} = \frac{SR}{2\pi V_{_{o\_max}}} \left\{ \begin{array}{l} V_{o\_max} : \text{ rated opamp output voltage} \\ \omega_{_{M}} : \text{ maximum input frequency without distortion} \end{array} \right.$$

- SR effect on sine waves
  - ◆ Small amplitude, low freq.



Small amplitude, high freq.



Large amplitude, low freq.



SR limitation depends on amplitude and frequency

### SR Effect on Step Response of a One-Pole System

- Step response of a one-pole system
  - ◆ Ideal response: Exponential output v<sub>O,Ideal</sub>(t)

$$v_{O,Ideal}(t) = V_i \left(1 - e^{-t/\tau}\right) \Rightarrow \frac{d}{dt} \left(v_{O,Ideal}(t)\right) = \frac{V_i}{\tau} e^{-t/\tau}$$

◆ Without large enough system SR → Slewing happens

When 
$$SR < \frac{d}{dt}(v_{O,Ideal}(t)) \Rightarrow \frac{d}{dt}(v_{O,Real}(t)) = SR$$
 (As  $0 \sim t_1$  in the waveform below)

Example: RC filter with current-limited voltage source





Please refer to P.5-62~P.5-66 for more detailed description.

### SR Analysis of Two-Stage OPAMP

- V<sub>o</sub> rising process
  - ◆ Large positive input at V<sub>i+</sub>
  - ♦ M₁ turned off
  - ◆ I<sub>5</sub> flows through C<sub>c</sub>
  - Driving capability of I<sub>6</sub> is usually large
    - > For SR not limited by  $I_6$ , SR =  $I_5/C_c$ (For small  $I_6$ , SR =  $\frac{I_6-I_7}{C_c+C_1}$ )
- V<sub>o</sub> falling process
  - ◆ Large positive input at V<sub>i</sub>-
  - ♦ M<sub>2</sub> turned off
  - ♦ I<sub>5</sub> flow through C<sub>c</sub>
    - > I<sub>7</sub> large enough: SR= I<sub>5</sub> / C<sub>c</sub>
    - >  $I_7$  not large enough:  $SR = I_7 / (C_c + C_L)$
- SR when I<sub>7</sub> is large enough

$$g_{m1} = \sqrt{2\mu C_{ox} \frac{W_{M1}}{L_{M1}} \frac{I_{5}}{2}}, \quad \omega_{t} = \frac{g_{m1}}{C_{C}} \implies SR = \frac{dv_{o}(t)}{dt} \bigg|_{max} = \frac{I_{5}}{C_{C}} = \omega_{t} \sqrt{\frac{I_{5}L_{M1}}{\mu_{n}C_{ox}W_{M1}}} = (V_{GS1} - V_{t}) \omega_{t}$$





### Example - Negative Feedback Amplifier

- Slew rate
  - Assume the output driving current is large enough

$$SR = \left| \frac{dV_{out}}{dt} \right| = \left| -\frac{1}{C_C} \frac{dQ_c}{dt} \right| = \frac{I_5}{C_C}$$

$$\omega_t = \frac{g_{m1}}{C_C} \Rightarrow C_C = \frac{g_{m1}}{\omega_t}$$

$$g_{m1} = \sqrt{2\mu_n C_{OX} \left(\frac{W}{L}\right)_{M1} \frac{I_5}{2}}$$



- Slew rate can be increased by
  - Increasing the unity-gain bandwidth
  - ◆ Increasing bias current of input stage
  - Decreasing the W/L ratio of the input transistors





#### Example 2 - Voltage Follower (1/2)

V<sub>out</sub> at large positive input (t<sub>1</sub> ~ t<sub>2</sub>)

$$V_{in}(t) = V_1 u(t)$$

$$i_{W}(t) = C_{W} \frac{dV_{W}(t)}{dt} \approx C_{W} \frac{dV_{in}(t)}{dt} = C_{W}V_{I}\delta(t)$$

 $(dV_w = dV_{in})$  due to source follower)

$$V_{\text{out}}(t) = \frac{1}{C_{\text{C}}} \int_{0}^{t} (I_{5} + i_{\text{W}}) dt = \frac{I_{5}t}{C_{\text{C}}} + \frac{C_{\text{W}}}{C_{\text{C}}} \int_{0}^{t} \frac{dV_{\text{in}}}{dt} dt = \frac{I_{5}}{C_{\text{C}}} t + \frac{C_{\text{W}}}{C_{\text{C}}} V_{1} u(t)$$

Circuit diagram





Voltage follower
(Assume the output driving current is large enough)



#### Example 2 - Voltage Follower (2/2)

V<sub>out</sub> at large negative input (t<sub>3</sub> ~ t<sub>4</sub>)

As a source follower,  $V_w$  follows  $V_{out} \Rightarrow \frac{d\vec{V}_{out}}{dt} \approx \frac{dV_w}{dt}$ 

$$\frac{dV_{\text{out}}}{dt} = -\frac{I_5 - i_W}{C_C} = -\frac{i_W}{C_W} (= \frac{dV_W}{dt})$$

$$\frac{dV_{out}}{dt} = -\frac{I_5}{C_C + C_W} \rightarrow SR \text{ reduced by } C_W, \text{ from } \frac{I_5}{C_C} \text{ to } \frac{I_5}{C_C + C_W}$$

Circuit diagram





Voltage follower
(Assume the output driving current is large enough)



 $\bullet$   $dV_w = dV_{in}$  (Due to source follower)

# Power-Supply Rejection Ratio (PSRR)

- Mixed-signal circuits combine analog and digital circuits
  - Switching activity in digital portion results in supply ripple
  - ◆ Add large capacitors between supply rails and ground
    - → Not practical in IC design
  - → High-PSRR analog circuits

◆ For a two-stage op amp

$$V_{o} = V_{gnd} \times \frac{r_{o7}}{r_{o6} + r_{o7}}$$

$$\Rightarrow A^{-} \equiv \frac{V_{O}}{V_{gnd}} = \frac{r_{o7}}{r_{o6} + r_{o7}}$$

$$\Rightarrow PSRR^{-} \equiv \frac{A_{d}}{A^{-}} = g_{m1}(r_{o2} \parallel r_{o4})g_{m6}r_{o6}$$

Prof. Tai-Haur Kuo, EE, NCKU, Tainan City, Taiwan

▶ It's insensitive to  $V_{DD} \rightarrow PSRR^+$  is high [Ref.]

5-39

 $M_3$ 

 $M_6$ 

**GND** 

郭泰豪, Analog IC Design, 2023

#### **Design Trade-offs**

- To increase the differential gain, CMRR, and PSRR for a two-stage op amp
  - Enlarge the length L for the channel of each MOSFET
  - ◆ Lower the |V<sub>OV</sub>| at which each MOSFET is operated

$$\begin{split} A_{O} &= g_{m} r_{ds} \propto \sqrt{I} \cdot \frac{1}{\lambda I} = \frac{1}{\lambda \sqrt{I}} \propto \frac{L}{\sqrt{I}} \text{, where } \frac{1}{\lambda} \propto L \text{ (roughly)} \\ \omega_{t} &= \frac{g_{m}}{C} \propto \frac{\sqrt{I}}{C} \propto \sqrt{I} \end{split}$$

 The transition frequency of the MOSFETs can be increased by using a shorter channel and/or a larger |V<sub>OV</sub>|

$$\begin{split} f_t &= \frac{g_m}{2\pi (C_{gs} + C_{gd})} = \frac{2 \cdot \frac{1}{2} \mu C_{OX} \frac{W}{L} V_{OV}^2 / V_{OV}}{2\pi (\frac{2}{3} W L C_{OX})} \approx \frac{1.5 \cdot \mu \cdot |V_{OV}|}{2\pi L^2}; \text{ where } \begin{cases} \mu \text{: carrier mobility} \\ V_{OV} \text{: overdrive voltage} \\ L \text{: channel length} \end{cases} \\ g_m &= \frac{2I}{V_{OV}}, C_{gs} \approx \frac{2}{3} W L C_{OX} \text{ and } C_{gs} \gg C_{gd} \end{split}$$

- In conclusion, it's a trade-off between low-frequency performance parameters and high-frequency ones
  - $\rightarrow$  For analog circuits in submicron process operated at 1V~1.5V supplies, 0.1V~0.3V of  $|V_{OV}|$  is typically used, and the typical channel lengths are usually at least 1.5~2 times the L<sub>min</sub>

#### Noise Performance of CMOS OPAMP

 Noise is fundamental limitation of OPAMP performance. The equivalent noise voltage of MOS OPAMPs may be 10 times larger than that of a comparable bipolar amplifier

- Example
  - Mean-square value at a

$$\begin{cases} \text{For V}_{n1} \& V_{n2}, \ A_d = g_{m1}(r_{ds2}//r_{ds4}) \\ \text{For V}_{n3} \& V_{n4}, \ A_v = g_{m3}(r_{ds2}//r_{ds4}) \\ \hline \overline{V_A^2} = A_d^2(\overline{V_{n1}^2} + \overline{V_{n2}^2}) + A_v^2(\overline{V_{n3}^2} + \overline{V_{n4}^2}) \end{cases}$$

Equivalent input noise voltage

Differential input stage



$$\begin{split} \overline{V_{nd}^2} &= \overline{V_A^2 \over A_d^2} = \overline{V_{n1}^2} + \overline{V_{n2}^2} + \left( \frac{g_{m3}}{g_{m1}} \right)^2 (\overline{V_{n3}^2} + \overline{V_{n4}^2}) \\ \overline{V_n^2} &= \overline{V_{nd}^2} + \overline{V_{nd}^2} = \overline{V_{n1}^2} + \overline{V_{n2}^2} + (\frac{g_{m3}}{g_{m1}})^2 (\overline{V_{n3}^2} + \overline{V_{n4}^2}) + \overline{V_{n6}^2} + (\frac{g_{m7}}{g_{m6}})^2 \overline{V_{n7}^2} \\ \overline{A_d^2} &= \overline{V_{nd}^2} + \overline{V_{nd}^2} + \overline{V_{nd}^2} + \overline{V_{nd}^2} + \overline{V_{nd}^2}) + \overline{V_{nd}^2} + \overline{V_{$$



#### Noise Performance of CMOS OPAMP (Cont.)

Device noise



- ◆ 1/f noise component dominates at low frequencies
- ◆ The equivalent input noise voltage is greatest at low frequencies (below 1kHz)
- If  $|A_d(\omega)| >> 1$ , then the input devices  $M_1$  and  $M_2$  tend to be the dominant noise sources and their optimization is the key to low-noise design.
- 1/f noise of OPAMP can be cancelled using
  - ◆ Chopper-stabilized technique
    - Dynamic Range over 100dB can be obtained
  - ◆ Correlated double sampling (CDS)

# Noise Figure

- Definition of noise figure (NF)
  - ◆ The ratio of the signal-to-noise power ratio at the input to the signal-to-noise power ratio at the output



N<sub>a</sub>: Additional noise power from the network

Example

Signal power 
$$S_i$$
Noise power  $N_i$ 

$$A_1$$

$$A_2$$

$$A_2$$

$$A_2$$

$$A_1$$

$$A_2$$

$$A_3$$

$$A_1$$

$$A_2$$

$$A_3$$

$$A_4$$

$$A_1$$

$$A_1$$

$$A_2$$

$$A_3$$

$$A_4$$

$$A_1$$

$$A_1$$

$$A_2$$

$$A_3$$

$$A_4$$

$$A_1$$

$$A_3$$

$$A_4$$

$$A_1$$

$$A_1$$

$$A_2$$

$$A_3$$

$$A_4$$

$$A_1$$

$$A_1$$

$$A_2$$

$$A_3$$

$$A_4$$

$$A_1$$

$$A_1$$

$$A_3$$

$$A_4$$

$$A_4$$

$$A_1$$

$$A_3$$

$$A_4$$

$$A_5$$

$$A_4$$

$$A_4$$

$$A_5$$

$$A_4$$

$$A_5$$

$$A_4$$

$$A_5$$

$$A_4$$

$$A_5$$

$$A_4$$

$$A_5$$

$$A_4$$

$$A_4$$

$$A_5$$

$$A_5$$

$$A_5$$

$$A_6$$

$$A_7$$

$$A_8$$

Noise Figure (NF) = 
$$\frac{S_i/N_i}{S_o/N_o} = \frac{S_i/N_i}{A_1A_2S_i/[A_2(A_1N_i + N_{a1}) + N_{a2}]} = \frac{N_i + \frac{N_{a1}}{A_1} + \frac{N_{a2}}{A_1A_2}}{N_i}$$

- Ideal NF = 1
- Large NF caused by noisy network
  - ♦ Low-noise amplifier (LNA): Higher  $A_1$  with lower  $N_{a1}$  → Smaller NF

#### Noise Figure of Amplifier with Filtering Function

Illustration in time domain and frequency domain



- Signal band:  $NF_{(a)} < NF_{(b)} & NF_{(c)}$
- Function of filter: Attenuate out-of-band power
  - Allow larger in-band signal
  - Reduce signal slew rate
  - Avoid interference

: Magnitude : Power spectral density

: Frequency

 $f_s = 1/T_s$ 

# Offset Voltage of Two-Stage CMOS OPAMPs

- Input voltage need to restore the output to zero
- Two components
  - Systematic offset
  - Random offset

 To avoid systematic offset, design must follow the rule

$$\frac{(W/L)_{M3}}{(W/L)_{M5}} = \frac{(W/L)_{M4}}{(W/L)_{M5}} = \frac{1}{2} \frac{(W/L)_{M6}}{(W/L)_{M7}}$$



- To minimize random offset
  - ◆ L<sub>1</sub>=L<sub>2</sub>, W<sub>1</sub>=W<sub>2</sub>, L<sub>3</sub>=L<sub>4</sub>, W<sub>3</sub>=W<sub>4</sub>, L<sub>3</sub>=L<sub>6</sub> and L<sub>5</sub>=L<sub>7</sub> to minimize the offsets of channel length and channel width variations
  - ◆ Large L and W such that ∆L/L and ∆W/W can be ignored

# Input Common-Mode Range and Output Swing of Two-Stage CMOS OPAMP

- Input common-mode range, V<sub>ICM</sub>
  - ◆ Minimum V<sub>ICM</sub>
    - ► Keep  $M_1$  and  $M_2$  in saturation  $\rightarrow V_{dg1,2} < |V_{tp}|$
    - ightharpoonup Hence,  $V_{ICM} \ge V_{tn} + V_{OV3} \left|V_{tp}\right|$ , where  $V_{ov}$  is overdrive voltage
  - ♦ Maximum V<sub>ICM</sub>
    - $\triangleright$  Keep M<sub>5</sub> in saturation, V<sub>ds5</sub> > V<sub>ov5</sub>
    - ► Hence,  $V_{ICM} \le V_{DD} |V_{OV5}| |V_{tp}| |V_{OV1}|$

→ 
$$V_{OV3} + V_{tn} - |V_{tp}| \le V_{ICM} \le V_{DD} - |V_{tp}| - |V_{OV1}| - |V_{OV5}|$$

- Output swing, V<sub>O</sub>
  - ◆ Keep M<sub>6</sub> and M<sub>7</sub> in saturation

$$V_{OV6} \le V_{o} \le V_{DD} - |V_{OV7}|$$





#### **Amplifier Classification**



#### Amplifier Classification (Cont.)



#### Class-D Amplifier

- Class A, B and AB amplifier → Linear amplifier
- Class-D amplifier → Switching amplifier
  - ◆ Block diagram

◆ Common PWM Generator



- ◆ Low power dissipation → High efficiency
- ◆ Small heat sink → Small size
- ◆ Distortion problem due to switching scheme

# Class-D Amplifier (Cont.)

#### Spectrum of Class-D signal

#### ◆ Square wave

Triangular wave: V<sub>pp</sub>=2V<sub>,</sub> Freq.=12kHz

Input sine wave: V<sub>pp</sub>=0V





#### ◆ PWM

Triangular wave:  $V_{pp}=2V$ , Freq.=12kHz Input sine wave:  $V_{pp}=2V$ , Freq.=1kHz





#### Efficiency of Class-D Amplifier (Cont.)

Power loss source



- Switching loss ( $P_{sw}$ ):  $P_{sw} = (C_{gp} + C_{dp} + C_{gn} + C_{dn}) \times VDD^2 \times f_{sw}$
- ♦ Conduction loss ( $P_{con}$ ):  $P_{con} = [D \times R_{on}(M_p) + (1-D) \times R_{on}(M_n)] \times I_{o(RMS)}^2$
- Efficiency estimation

$$\eta = \frac{P_{o}}{P_{i}} \times 100\% = \frac{I_{o(RMS)}^{2} \times R_{L}}{I_{o(RMS)}^{2} \times R_{L} + P_{sw} + P_{con}} \times 100\%$$



Where D is the duty of PMOS on

#### Output Stage of Two-Stage OPAMP

Current waveforms







- ♦ For  $-I_C \le i_C(t) \le I_C$ 
  - > M<sub>6</sub> conducts for entire cycle of the input signal

#### Cascade and Cascode CMOS OPAMPs

- Cascade two-stage CMOS OPAMP
  - Most popular and works well with low capacitive load
  - ◆ Problems
    - > Limited slew rate due to large C<sub>c</sub>
    - ➤ Limited bandwidth with large C<sub>L</sub>
    - > PSRR is reduced by pole-splitting
- Condition
  - Low output resistance is not required
  - High open-loop gain is required
  - ◆ Large phase margin can be maintained with large C<sub>L</sub>
  - → Cascode configuration can provide attractive solutions for the above problems.
- Cascode CMOS OPAMP
  - Gain of two-stage OPAMP can be increased by adding gain stage in cascade.
    - $\triangleright$  phase shift is increased (i.e. PM $\downarrow$ )
  - Cascode configurations can be used to increase gain in the existing stage.

#### Cascode CMOS OPAMP

- Output resistance (Ro) is increased
  - ♦ Voltage gain  $A = -g_{m1}R_0$ 
    - Gain is increased

$$\begin{aligned} R_{O4} &\approx (g_{m4}r_{ds4})r_{ds2} \\ R_{O6} &\approx (g_{m6}r_{ds6})r_{ds8} \\ R_{O} &= R_{O4} \parallel R_{O6} \end{aligned}$$



- Common-mode range is lowered and more transistors are stacked between the two power supplies.
  - Folded-cascode has larger common-mode range
- Cascode and folded-cascode OPAMPs are also named as "transconductance OPAMP" or "operational transconductance amplifier (OTA)"

#### Cascode Circuit as a load

● Use cascode → Reduce # of stages in the design of high-gain OPAMP

 $\bullet R_o = (g_{m2}r_{ds2})r_{ds1}$ 



 Voltage drop on the two MOSFETs must be minimized to increase voltage swing

5-55

♦ M<sub>1</sub> works at the voltage of V<sub>DS(min)</sub> = V<sub>eff1</sub>

#### Cascode Circuit as a load (Cont.)

- $(W/L)_{M1} = (W/L)_{M2} = (W/L)_{M3} = 4(W/L)_{M4}$ 
  - $\bullet$  (V<sub>GS3</sub>-V<sub>tp</sub>)=V<sub>eff3</sub>=V<sub>eff1</sub>=(V<sub>GS4</sub>-V<sub>tp</sub>)/2=(V<sub>GS2</sub>-V<sub>tp</sub>)
  - lacktriangle Make  $(V_{DS1} \& V_{DS2}) > (V_{eff1} \& V_{eff2})$  for safety
  - $\bullet$  (W/L)<sub>M4</sub>< (1/4)(W/L)<sub>M1</sub>
  - Output impedance

$$R_o \approx gm_2r_{ds2}r_{ds1}$$

- One of other examples is self-biased
  - Output impedance

$$R_o \approx (g_{m2}r_{ds2})\frac{g_{m3}}{g_{m1}}(r_{ds3}//r_i)$$

where  $r_{i}$  is the output resistance of  $\textbf{I}_{\text{ref}}$ 





#### **CMOS OPAMP Using Cascode Load**

High gain stage

• Example 
$$R_0 = \frac{1}{\left(\frac{1}{g_{m6}r_{d6}r_{d4}}\right) + \left(\frac{1}{g_{m8}r_{d8}r_{d2}}\right)}$$
• Structure

- Differential pair with cascode load
- ◆ Level shifter
  - > Usually a source follower
- Common source amplifier
- Miller capacitor (C<sub>C</sub>)→ Pole-splitting
- ♦ M<sub>14</sub> → Eliminate right-plane zero



- Problems
  - ◆ Large C<sub>1</sub> → The bandwidth will be limited by non-dominant pole
  - ◆ Large C<sub>c</sub> → The slew rate will be limited
  - ◆ PSRR is reduced by pole-splitting
  - → All problems can be eliminated by using folded-cascode configuration

#### Folded-Cascode OPAMP

- Transconductance value is one of the most important parameters of these OPAMPs
   Also called Operational Transconductance Amplifiers (OTAs)
- Many modern CMOS OPAMPs are designed to drive only capacitive load
  - ◆ Using a voltage buffer to obtain low output impedance is not necessary
  - Realizing OPAMPs having higher speed and larger signal swings than those that must also drive resistance loads is possible
    - Only a single high-impedance node at the output of OPAMP that drives only capacitive loads
    - > The impedance seen at all other internal nodes of OPAMP is relatively low impedance (~1/g<sub>m</sub>)
      - The OPAMP speed is maximized
  - ◆ The compensation is usually achieved by the load capacitance
    - > As the load capacitance gets larger, the OPAMP usually becomes more stable but also slower.

#### Folded-Cascode OPAMP (Cont.)

A folded-cascode OPAMP



#### Folded-Cascode OPAMP (Cont.)

- Current mirrors are all wide-swing cascode
  - ♦ High output impedance
  - ♦ High DC gain
- Two extra transistors, M<sub>12</sub> and M<sub>13</sub>, serve two purposes
  - ◆ Increase slew rate
  - ◆ Allow OPAMP to recover more quickly following a slew rate condition
    - ▶ Because M<sub>12</sub> and M<sub>13</sub> prevent the drain voltages of M<sub>1</sub> and M<sub>2</sub> from having large transients
    - ➤ However, if the 2<sup>nd</sup> pole is located at the source of M<sub>5</sub>, its bandwidth is reduced
- The compensation is realized by the load capacitor (C<sub>L</sub>) and realizes dominant pole compensation. In applications where the load capacitance is very small, it is necessary to add additional compensation capacitance in parallel with the load to guarantee stability.

# Folded-Cascode OPAMP (Cont.)

Small-signal analysis

• 
$$A_V = \frac{V_{out}(s)}{V_{in}(s)} = g_{ml}Z_L(s) = g_{ml}(r_{out}//C_L) = \frac{g_{ml}r_{out}}{1 + sr_{out}C_L}$$

- Unity-gain frequency  $\omega_{\rm t} = \frac{g_{\rm m1}}{C_{\rm L}}$
- ◆ 2<sup>nd</sup> pole is usually generated at the nodes of M<sub>1</sub>(or M<sub>3</sub>) drain & M<sub>2</sub>(or M<sub>4</sub>) drain

$$P_2 \approx \frac{g_{m6}}{C_{total}(at M_1 drain)}$$

- > In BiCMOS,  $M_5(M_6)$  is usually replaced by a BJT to push  $P_2$  to higher frequency. (In BiCMOS,  $\omega_t$  can therefore be maximized.)
- Slew rate  $SR = \frac{I_{D4}}{C_{r}}$ 
  - $ightharpoonup M_{12}$  and  $M_{13}$  are included to increase SR. (These two transistors are also used to clamp the drain voltage of  $M_{12}$  and  $M_{13}$ .)

#### **Linear Settling Time**

• Time constant for linear settling is approximately equal to  $\frac{1}{\omega_{-3dB}}$  if nondominant poles are larger than  $\omega_{\rm t}(=\omega_{\rm u})$ 



For closed-loop OPAMP,

$$ω_{-3dB} = βω_t$$

→ Time constant  $τ = \frac{1}{βω_t}$ 

- For classical two-stage CMOS OPAMP the unity-gain frequency remains relatively constant for varying load capacitances, the unity-gain frequencies of folded-cascode and current-mirror amplifiers are strongly related to their load capacitance. As a result, their settling-time performance is affected by both the feedback factor as well as the effective load capacitance.
  - ◆ For folded-cascode OPAMP

$$\omega_{t} = \frac{g_{m1}}{C_{I}}$$

- -3dB frequency of a closed-loop cascoded OPAMP
  - ◆ Example



$$\beta = \frac{1/[s(C_{_1} + C_{_p})]}{1/s(C_{_1} + C_{_p}) + 1/sC_{_2}} = \frac{C_{_2}}{C_{_1} + C_{_p} + C_{_2}} \; \; ; \; C_{_P} \; \text{is parasitic capacitance}$$

$$C_{L} = C_{C} + C_{load} + \frac{C_{2}(C_{1} + C_{p})}{C_{1} + C_{p} + C_{2}}$$

#### Step Response

$$V_{out}(t) = V_{step}(1 - e^{-t/\tau})$$

$$\stackrel{\blacklozenge}{d} \frac{d}{dt} V_{\text{out}}(t) \big|_{t=0} = \frac{V_{\text{step}}}{\tau}$$

If the OPAMP slew rate is larger than this value, no slew-rate limitation would occur

#### ◆ Ideal case

- $\triangleright$  If 1% accuracy is required, settling time (T<sub>S</sub>) is 4.6au
- > If 0.1% (i.e. 10-bit) accuracy is required,  $T_s$  is  $7\tau$



- If low accuracy is required, t<sub>1</sub> is not much longer than Δt
- → Larger slew rate is usually chosen
  - > Minimize Δt to keep the response fast enough



- If high accuracy is required, t₁ is much longer than Δt
- → Smaller slew rate is usually chosen
  - > Increase a little bit of time in  $\Delta t$ , but still  $t_1 >> \Delta t$
  - > Greatly relax the slew rate requirement
  - Greatly reduce current and thus save power



# Fully Differential CMOS Switched-Capacitor Circuit

- Power supply rejection is high
- Larger chip area compared with single-ended output
- Output swing is doubled
  - ◆ DR is 6dB greater than single-ended OPAMPs
- The effect of clock feedthrough noise is minimized by the differential configuration since it will appear as a common-mode signal.



#### Fully Differential OPAMPs

- Fully differential signal paths
  - Differential input and differential output
  - ◆ Used in most modern high-performance analog ICs
- Help reject noise from the substrate as well as from switches turning off in switched-capacitor applications.
  - ◆ Ideally, noise affects both signal paths identically and will then be rejected since only the difference between signals is important.
  - ◆ In reality, this rejection only partially occurs since the mechanisms introducing the noise are usually nonlinear with respect to voltage levels. For example, substrate noise will usually feed in through junction capacitances, which are nonlinear with voltage.
  - ◆ Certainly, the noise rejection of a fully differential design will be much better than that for a single-ended output design. (>20dB can be expected)
- Common-mode feedback (CMFB) circuit must be added to establish the common-mode (i.e. average) output voltage.
- Reduced slew rate in one direction (compared to single-ended design)
  - Maximum current for slewing is often limited by fixed-bias currents in the output stages.

#### Fully Differential Folded-Cascode OPAMP



# Fully Differential Folded-Cascode OPAMP (Cont.)

- CMFB circuit forces the average of the two outputs to a predetermined value
- Maximum negative slew rate is limited by I<sub>D7</sub> and I<sub>D9</sub>
- Clamp transistors M<sub>11</sub> and M<sub>12</sub>
- Dominant pole : output node
  - 2nd pole: node at M<sub>1</sub> (or M<sub>2</sub>) drain (usually)
  - ◆ n-channel input and p-channel for M<sub>5</sub> and M<sub>6</sub>
    - High transconductance
    - > High gain
  - ◆ p-channel input and n-channel for M<sub>5</sub> and M<sub>6</sub>
    - Maximize 2nd pole frequency
    - Unity-gain bandwidth can be maximized.

#### Common-Mode Feedback (CMFB) Circuits

- Force output common-mode voltage to a predetermined value
- CMFB is often the most difficult part of the OPAMP to design.
- Two typical approaches
  - ◆ Continuous-time
    - Limited signal swing
  - Switched-capacitor
    - > Used in switched-capacitor circuits
    - Signal swings are not limited
    - > Becomes a source of noise
    - > Increases load capacitance
- By having as few nodes in the common-mode loop as is possible, compensation is simplified without having to severely limit the speed of the CMFB circuit. For this reason, the CMFB circuit is usually used to control current sources in the output stage of the OPAMP.

#### **CMFB Circuits**

A continuous-time CMFB circuit



- ◆ The circuit can not operate correctly if the OPAMP output voltage is so large that transistors in the differential pairs turn off.
- When common-mode voltage is zero

$$I_{D2} = \frac{I_B}{2} + \Delta I$$
,  $I_{D3} = \frac{I_B}{2} - \Delta I$ ,  $I_{D5} = I_B$ 

# CMFB Circuits (Cont.)

- Operational principle of CMFB circuits
  - ◆ For example, when a positive common-mode signal is present
    - $\rightarrow$  I<sub>M2</sub> and I<sub>M3</sub> increase  $\rightarrow$  I<sub>M5</sub> increase  $\rightarrow$  V<sub>cntrl</sub> increase
  - V<sub>cntrl</sub> sets the current levels in the n-channel current sources at the output of the OPAMP, thus, bringing the common-mode voltage back to V<sub>CM</sub>
  - ◆ If the common-mode loop gain is large enough, and the differential signals are not so large as to cause transistors in the differential pairs to turn off, the common-mode output voltage will be kept very close to V<sub>CM</sub>.

#### CMFB Circuits (Cont.)



- Using larger capacitance values overloads the OPAMP
- ◆ Reducing the capacitors too much caused common-mode offset voltages due to charge injection of the switches.

$$\frac{\mathbf{V_{out}}^{+} + \mathbf{V_{out}}^{-}}{2} - \mathbf{V_{cntr1}} \approx \mathbf{V_{CM}} - \mathbf{V_{B4}}$$

# Common-Mode Voltage of OPAMP

Take inverting amplifier (with ac gain=1) for example

Single-ended amplifier

Fully-differential amplifier

V<sub>I(CM)</sub>

V<sub>I(CM)</sub>

V<sub>I(CM)</sub>

Set by previous stage

- Single-ended amplifier
  - ◆ Input common-mode voltage at V<sup>-</sup> = V<sub>CM</sub> (Virtually shorted to V<sup>+</sup>)
  - Output common-mode voltage at  $V_{O(CM)} = V_{CM} (V_{I(CM)} V_{CM})$
- Fully-differential amplifier
  - Input common-mode voltage at  $V^+ = V^- = \frac{1}{2}(V_{I(CM)} + V_{O(CM)})$
  - ♦ Output common-mode voltage at  $V_{O(CM)}$  → Set by CMFB



# **Appendix**

- Folded-Cascode CMOS OPAMP
- Current mirror OPAMP
- Alternative fully differential OPAMPs
- BiCMOS amplifiers

#### Folded-Cascode CMOS OPAMP

Q<sub>3</sub> ~ Q<sub>8</sub> are folded and connected to GND



Q<sub>9</sub> ~ Q<sub>11</sub> form externally-biased current sources
 Q<sub>5</sub> and Q<sub>8</sub> form self-biased current sources



Input common-mode range

Common-mode range is increased (compared with cascode OPAMPs). However, it is small compared with 2-stage OPAMPs

$$V_{OV11} + V_{OV1} + V_{tn} \le V_{ICM} \le V_{DD} - |V_{OV9}| + V_{tn}$$

Output voltage swing

$$V_{OV7} + V_{OV5} + V_{tn} \le V_{o} \le V_{DD} - |V_{OV10}| - |V_{OV4}|$$

Voltage gain

$$A = G_m R_O = g_{m1} R_O$$

$$R_0 = R_{04} \parallel R_{06}$$

$$= [g_{m4}r_{ds4}(r_{ds2} \parallel r_{ds10})] \parallel [g_{m6}r_{ds6}r_{ds8}]$$



- Frequency response
  - ◆ Bode plot

$$\omega_p \approx \frac{_1}{R_0C_L} \quad \ \omega_t \approx \frac{g_{m1}}{C_L}$$



- ◆ The only high-impedance point is the output node
  - → Dominant pole is generated at the output node
- ◆ The resistance of other nodes at level of 1/gm
  - → Nondominant poles occur at other nodes The 2<sup>nd</sup> pole is usually at the source of Q<sub>3</sub> and Q<sub>4</sub>
- Nondominant poles are usually at frequencies beyond ω<sub>t</sub>
  - → If C<sub>1</sub> is increased, then phase margin is increased
  - → If C<sub>L</sub> is not large enough, it can be augmented
- ◆ No frequency compensation is required → Wide bandwidth
- Slew rate

$$SR = I/C_L = 2\pi f_t V_{OV1} = \omega_t V_{OV1}$$

- Folded-cascode OPAMPs have high open-loop output resistance It has been given the name operational transconductance amplifier (OTA)
- Its high output resistance (in the order of g<sub>m</sub>r<sub>o</sub><sup>2</sup>) is far from that for an ideal OPAMP (which has zero output resistance)
- To alleviate this concern somewhat, let us find the closed-loop output resistance R<sub>of</sub> of a unity-gain follower (β = 1) formed by connecting the output terminal back to the negative input terminal

$$R_{\text{of}} = \frac{R_{\text{o}}}{1 + A\beta} = \frac{R_{\text{o}}}{1 + A} \approx \frac{R_{\text{o}}}{A} \implies R_{\text{of}} \approx \frac{1}{G_{\text{m}}}$$

A general result applying to any OTA with 100% voltage feedback.

For folded-cascode OPAMPs, 
$$G_m \approx g_{m1} \Rightarrow R_{of} \approx \frac{1}{g_{m1}}$$

g<sub>m1</sub> is in the order of 1mA/V, and R<sub>of</sub> will be of the order 1kΩ
 Although this is not very small, it's reasonable in view of the simplicity of the OPAMP circuit as well as the fact that this type of OPAMP (OTA) is not usually intended to drive low-valued resistive load.

- High PSRR (to-V<sub>SS</sub>)
  - much less susceptible to the effect of high-frequency noise on GND
  - power supply noise may be induced from
    - > logic circuit
    - switches of SC circuit
    - current switching
- **★** Low PSRR (to- $V_{SS}$ ) in cascaded 2-stage OPAMP **♦** GND noise  $\rightarrow$  Q<sub>6</sub> source  $\rightarrow$  Q<sub>6</sub> gate  $\rightarrow$  C,R  $\rightarrow$  output

  - ♦ GND noise  $\rightarrow Q_{6}$  source  $\rightarrow Q_{6}$   $V_{GS}$  amplified and appear at output



#### Wide-Swing Current Mirror

Increased output voltage range

$$\bullet$$
  $V_{Omin} \ge V_{OV1} + V_{OV3} + V_{tn}$ 



$$\bullet$$
  $V_{Omin} \ge V_{OV1} + V_{OV3}$ 



#### Wide-Swing Current Mirror (Cont.)

Design example
 a varying signal |<sub>in</sub> ≤ |<sub>bias</sub>

$$\begin{split} & V_{\text{eff}_2} = V_{\text{eff}_3} = \sqrt{\frac{2 I_{D_2}}{\mu_\text{n} C_{\text{ox}} \left(W/L\right)}} = V_{\text{eff}} \\ & (\because I_{D2} = \frac{\mu_\text{n} C_{\text{ox}}}{2} \frac{W}{L} V_{\text{eff}}^{2}) \end{split}$$



Since 
$$\left(\frac{W}{L}\right)_{2} = \left(\frac{W}{L}\right)_{3} = (n+1)^{2} \left(\frac{W}{L}\right)_{5} = n^{2} \left(\frac{W}{L}\right)_{1} = n^{2} \left(\frac{W}{L}\right)_{4}$$

$$V_{eff_{1}} = V_{eff_{4}} = nV_{eff} \quad \text{for the target } I_{in} = I_{bias}$$

$$V_{G_{5}} = V_{G_{4}} = V_{G_{1}} = (n+1)V_{eff} + V_{th}$$

$$V_{DS_{2}} = V_{DS_{3}} = V_{G_{5}} - V_{GS_{1}} = V_{G_{5}} - (nV_{eff} + V_{th}) = V_{eff}$$

$$\Rightarrow V_{O} > V_{eff_{4}} + V_{eff_{5}} = (n+1)V_{eff}$$

ullet A common choice, n = 1,  $V_{out} > 2V_{eff}$ 

#### Folded-Cascode with Wide-Swing Current Mirror



#### Folded-Cascode with Rail-to-Rail Input Operation

- Increased input common-mode range, rail-to-rail or even larger
- Voltage gain, if  $g_{m1}=g_{m3}=G_m$ 
  - $A = (g_{m1} + g_{m3})R_o = 2G_mR_o$  for middle  $V_{ICM}$
  - $A = g_{m1}R_o$  for high  $V_{ICM}$
  - ♦  $A = g_{m3}R_o$  for low  $V_{ICM}$



#### **BiCMOS Folded-Cascode OPAMP**

Configuration



 When it is necessary to drive a resistive load, a low resistance output buffer is needed

# BiCMOS Folded-Cascode OPAMP (Cont.)

 The largest nondominant pole is usually generated at the emitter nodes of Q<sub>1C</sub> and Q<sub>2C</sub>

$$\omega_{p2} \approx \frac{1}{R_{1C}C_{p1}} \approx \frac{g_{m1C}}{C_{p1}} \text{, where } R_{1C} \approx R_{elc} \parallel r_{O(Q16)} \parallel r_{O(Q1)} \approx R_{elc} = \frac{1}{g_{mlc}}$$

- ◆ The transconductance of BJT can be much larger than that of CMOS
  - $\Rightarrow \omega_{P2}$  can be increased
  - $\Rightarrow \omega_u$  can be increased while enough phase margin is maintained
  - ⇒ Wider bandwidth than that of CMOS foldedcascode OPAMP

#### **Current Mirror OPAMP**

A simplified current-mirror OPAMP



# Current Mirror OPAMP (Cont.)

A current-mirror OPAMP with wide-swing cascode current mirrors



# Current Mirror OPAMP (Cont.)

$$\frac{(W/L)_8}{(W/L)_5} = K, \quad \frac{(W/L)_7}{(W/L)_6} = 1, \quad \frac{(W/L)_{12}}{(W/L)_{11}} = \frac{(W/L)_{14}}{(W/L)_{13}} = K$$

$$A_{V} = \frac{V_{out}(s)}{V_{in}(s)} = k g_{m1} z_{L}(s) = k g_{m1}(r_{out} // C_{L}) = \frac{k g_{m1} r_{out}}{1 + s r_{out} C_{L}}$$

(where k is the current gain from  $Q_5$  to  $Q_8$ )

Unity-gain freq. (
$$\omega_t$$
):  $\omega_t = \frac{kg_{m1}}{C_L} = \frac{k\sqrt{2} I_{D1} \mu_n c_{ox} (W/L)_1}{C_L}$ 

Total OPAMP current  $I_{total} = (3 + K)I_{D1}$ 

$$\omega_{t} = \frac{k\sqrt{2\left(\frac{I_{total}}{3+k}\right)}\mu_{n}C_{ox}\left(W/L\right)_{1}}{C_{L}} = \frac{k}{\sqrt{3+k}}\frac{\sqrt{2\,I_{total}\,\mu_{n}C_{ox}\left(W/L\right)_{1}}}{C_{L}}$$

$$k \uparrow \Longrightarrow \omega_{t} \uparrow \text{ for a specified power dissipation}$$

The important nodes for determining the nondominant pole are the drain of  $Q_1$ , primarily, and the drains of  $Q_2$  and  $Q_9$ , secondly.

Increasing K increases the capacitances of these nodes while also increasing the equivalent resistances.

# Current Mirror OPAMP (Cont.)

- As a result, the equivalent Pole-2 moves to lower frequencies. If K is increased too much, an increase in  $C_L$  will be required to keep  $\omega_t$  below the frequency of the equivalent second pole to maintain stability. Thus, increasing K decreases the bandwidth when the equivalent second poles dominate.
- In the case where the load capacitance is small, the equivalent second pole will limit the unity-gain frequency of the opamp, and if it is very important that speed is maximized, K might be taken as small as one.
- From experience it has been found that a reasonable compromise for a general-purpose opamp might be to let K = 2.
- Slew rate  $(SR = \frac{kI_b}{C_L}) \rightarrow$  Larger compared to folded-cascode
- Due primarily to the larger bandwidth and slew rate, the current-mirror OPAMP is usually preferred over a folded-cascode OPAMP.
- However, it will suffer from larger thermal noise when compared to a folded-cascode amplifier because its input transistors are biased at a lower current level and therefore have a smaller transconductance.

A fully differential current-mirror OPAMP



- ♦ n-channel input { high gain lower thermal noise
- ◆ p-channel input { wide bandwidth low 1/f noise

A fully differential OPAMP with bidirectional output drive



A class AB fully differential OPAMP



- ◆ The advantage of the input stage in this OPAMP is that during slew-rate limiting, one differential pair will turn off, but the total current in the other differential pair will dynamically increase substantially.
- ◆ The disadvantage of this design is that the level-shift circuitry required at the input increases the noise and adds additional parasitics, which contribute to the equivalent second pole. In addition, the common-mode range of the input must remain at least 2V<sub>t</sub> + 3V<sub>eff</sub> above the lower power supply (and typically higher for the slew-rate performance to be maintained). This is a major problem when 5-V power supplies are being used, and it effectively eliminates this design from consideration for use with 3.3-V power supply voltages. However, for applications where the power-supply voltages are large, the load capacitances are large, and the slew rate is very important, this approach is quite reasonable.

 A fully differential OPAMP composed of two single-ended output current-mirror OPAMPs

Reading Assignment p.284 ~ 286

An OPAMP having rail-to-rail common-mode voltage range



- ♦ When the input common-mode voltage range is close to one of the power-supply voltages, one of the input differential pairs will turn off, but the other one will remain active.
- ◆ In an effort to keep the OPAMP gain relatively constant during this time, the bias currents of the still-active differential pair are dynamically increased. M<sub>1</sub>, M<sub>2</sub>, Q<sub>5</sub>, Q<sub>6</sub> are added for this purpose.
- ♦ With careful design, it has been reported that the transconductance of the input stage can be held constant to within 15% of its nominal value with an input commonmode voltage range as large as the difference between the power-supply voltages.

# **BiCMOS Amplifiers**

- Source follower–common emitter
  - ightharpoonup R<sub>i</sub> =  $\infty$

$$A_{V} = \frac{r_{\pi 2}}{\frac{1}{g_{m}} + r_{b2} + r_{\pi 2}} \cdot \frac{V_{A}}{V_{T}}; V_{A} \text{ is Early voltage}$$



- ♦ Advantages:
  - > Infinite input resistance
  - > Higher gain than MOS common source AMP

• Drawback: pole at 
$$\omega_{p} = \frac{1}{[(\frac{1}{g_{m1}} + r_{b2})//r_{\pi 2}]C_{\pi 2}} = \frac{g_{m1}}{C_{\pi 2}}$$

(Assuming  $r_{b2} \ll 1/g_{m1} \ll r_{\pi}$ )

#### Source Follower-Emitter Follower



$$; \frac{V_o}{V_i} = 1, R_i = \infty, R_o = \frac{1}{g_{m2}}$$

- Note: use PMOS input for better output swing no back-gate effect(N-well process).
  - Advantages: Infinite input resistance
     Low output resistance
  - lacktriangle Disadvantages: pole at  $\frac{g_{m1}}{C_{\pi 2}}$

# **Cascode Amplifiers**

- Cascode to increase R<sub>o</sub>
  - $ightharpoonup R_i = \infty$
  - $A_v = g_{m1}(\beta r_{o2})$
- Advantages:
  - ◆ Infinite input resistance
  - ◆ High gain
  - ◆ Good dynamics(2nd pole at f<sub>T</sub> of NPN)
- The above circuit chooses BJT on MOSFET.
  - ◆ Higher R<sub>o</sub>
  - ◆ Higher R<sub>i</sub>
  - Wider bandwidth



# **Double Cascode Amplifiers**



- $\bullet$   $R_i = r_{\pi 1}$
- $A_v = g_{m1}(g_{m3}r_{o3})(\beta r_{o2})$
- Advantage: extremely high gain
   (gain of more than 10<sup>6</sup> achievable)
- Note: A source follower can be added if any resistive load is to be driven.

#### **OPAMP Circuits**

Bipolar OPAMP



Source follower input bipolar OPAMP



- Drawback:
  - > Additional pole at

# BiCMOS Differential Amplifier

- For high input resistance and zero input bias current
  - ◆ Use MOSFET input
- For low offset
  - ◆ Use BJT input.
- Usually, the subsequent stages utilize BJT to obtain a wide bandwidth.
- **BICMOS OPAMP**

Advantages: high W<sub>u</sub>

(higher poles at  $f_T$  of NPN's)



#### **CMOS Folded-Cascode OPAMP**



$$P_1 \approx \frac{-1}{R_0 C_L}$$

$$P_2 \approx \frac{-g_{m3}}{C_S}$$

$$\omega_t \approx \frac{g_{m1}}{C_L}$$

 $P_2 \approx \frac{-g_{m3}}{C_S}$  ; C<sub>S</sub> is the total cap. at the source of the common gate transistors the common gate transistors